# ARTICLE IN PRESS

Applied Radiation and Isotopes xxx (xxxx) xxx-xxx



Contents lists available at ScienceDirect

# Applied Radiation and Isotopes



journal homepage: www.elsevier.com/locate/apradiso

# FPGA embedded multichannel analyzer

Angel Garcia-Duran<sup>a,\*</sup>, Victor Martin Hernandez-Davila<sup>a,b,c</sup>, Hector Rene Vega-Carrillo<sup>a,b</sup>, Oscar Osvaldo Ordaz-Garcia<sup>b,c</sup>, Ignacio Bravo-Muñoz<sup>d</sup>, Roberto Solís-Robles<sup>b</sup>

<sup>a</sup> Unidad Academica de Estudios Nucleares de la Universidad Autonoma de Zacatecas, Ciprés 10, Frac. La Peñuela, 98060 Zacatecas, Zac., Mexico <sup>b</sup> Unidad Academica de Ingenieria Electrica de la Universidad Autonoma de Zacatecas, Av. López Velarde 801, Col. Centro, 98000 Zacatecas, Zac., Mexico <sup>c</sup> Departamento de Arquitectura de Computadores Electrónica y Tecnología Electrónica de la UCO Ctra, N-IVa km. 396, 14071 Cordoba, Spain

<sup>d</sup> Departamento de Electrónica de la Universidad de Alcala de Henares Campus Universitario s/n, Alcalá de Henares, 28805 Madrid, Spain

# HIGHLIGHTS

- An MCA embedded into a FPGA was designed, built and evaluated.
- To hand and visualize the spectra a VI was designed.

• The obtained pulse height spectra are alike to spectra measured with commercial MCA.

#### A R T I C L E I N F O Keywords: Multichannel Keywords: Multichannel

An multichannel analyzer has been designed, and its performance has been evaluated. The multichannel analyzer is embedded into a Field programmable gate array. The design incudes the virtual instrument in order to hand and to visualize the pulse height spectrum. Two commercially available multichannel analyzers using a NaI (TI) and HPGe detectors were used to obtain the pulse height spectra of <sup>137</sup>Cs, <sup>60</sup>Co and <sup>152</sup>Eu sources and were compared with the pulse height spectra obtained with the embedded multichannel analyzer, being alike the spectra obtained with the commercial multichannel analyzer. Our design is smaller, low cost and it has options to add other features.

## 1. Introduction

Spectrometry

Zynq

Vivado

FPGA

Embedded

In nuclear metrology nuclear spectrometry is considered the backbone of radiation measurements, because radiation fluence and energy can be determined (Adler et al., 2010; Ibarra and Pabón, 2015). Nowadays, nuclear spectrometry is carried out with a multichannel analyzer (MCA).

Essentially, MCA has two main systems: the discriminating system where the radiation intensity is stored in terms of its energy, and the visualization system where the user can handle the pulse height spectrum (Dambacher et al., 2011). Digital signal processing has become an important alternative to analog design; thus, digital signal processing has become an option to include the advancement and development of technologies in nuclear spectrometry (Lee et al., 2013).

The use hardware description languages available on the ZedBoard development boards, of the SoC (System on Chip) Zynq family of Xilinx (Xilinx); which combine in the same integrated circuit, hardware and software having a reconfigurable device (Field Programmable Gate Arrays: FPGA) and an ARM microprocessor offers several advantages in digital signal processing. The aforementioned SoC family can be configured with the high-level synthesis tool Vivado allowing the design embedded systems with a high level of abstraction (Bobin et al., 2012; Lanh et al., 2014). A SoC is an element that integrates all the modules of a system in a single chip or circuit, which greatly reduces the size of the device. In contrast, in FPGAs there are no specific application modules until they are described by the programmer using the logic blocks it contains. (Rajsuman, 2000).

The objective of this work was to design and to evaluate a MCA with 4096 channels for nuclear spectrometry using a ZedBoard development board, the Vivado development suite, and a virtual instrument (VI) to control the MCA. The design reduces the cost and size of the device, compared to commercial MCA.

\* Corresponding author.

E-mail address: angelogarciad@hotmail.com (A. Garcia-Duran).

https://doi.org/10.1016/j.apradiso.2018.07.017

Received 20 December 2017; Received in revised form 10 July 2018; Accepted 11 July 2018 0969-8043/ © 2018 Elsevier Ltd. All rights reserved.

# ARTICLE IN PRESS

#### Table 1

Block description of the multichannel analyzer in Vivado.

| Block Name                       | Block Description                                                         |
|----------------------------------|---------------------------------------------------------------------------|
| top_multicanal_0                 | Multichannel analyzer block                                               |
| rst_processing_system7_0         | Resets to the default values                                              |
| processing_system7_0             | Logical connection between the PS and the PL                              |
| processing_system7_0_axi: periph | Communicates the peripherals with the PS using the AXI protocol           |
| axi: gpio_0                      | Output for the beginning of the readings                                  |
| axi: gpio_1                      | Output to start the sampling process                                      |
| axi: gpio_2                      | Output to synchronously reset the entire                                  |
|                                  | top_multicanal_0 module                                                   |
| axi: gpio_3                      | Data input from memory                                                    |
| axi: gpio_4                      | Address input from memory                                                 |
| axi: gpio_5                      | Output to turn on the LEDs that indicate the start and end of the process |

#### 2. Materials and methods

#### 2.1. Development of the architecture for the FPGA

The architecture was described in the VHDL language. The development board that was used to synthesize this design was a ZedBoard Zynq-700 SoC Z-7020 kit, which has an XC7Z020 FPGA, which has as main features the following: 53200 LUTs (Look Up Tables), 106400 Flip- Flops, 200 I / O pins, 32 BUFG (global clock buffers), 140 blocks of 36 Kb of RAM and 220 digital signal processors (DSPs). This board has two ARM Cortex-A9 CPUs located in the processing system section, which can be enabled to integrate with modules designed in the programmable logic section (Apu, 2016; Crockett et al.,).

In addition, a digital analog converter by Analog Devices was used, which is mounted on a Digilent peripheral module (Pmod). This converter has 1 MSPS (millions of samples per second), two channels with parallel sampling with a resolution of 12 bits each, and an operating range of 0 V to VCC, which in this case is from 0 to 3.3 (Ada Pmod Xilinx et al., 2011).

The design for the multichannel analyzer was created in the development software Vivado (2015.4), to be implemented in the ZedBoard. The main entity of the design consists of 10 blocks, Table 1 briefly details the operation of each block.

#### 2.2. Programming the application for the ARM

The software application was created in C programming language, through the Software Development Kit (SDK) development platform. The purpose of this application is to carry out the interconnection between the architecture developed for the FPGA and the VI. Its main features are to activate the start and end of the sampling, as well as the collection and restoration of memory data.

#### 2.3. Virtual instrument for the multichannel analyzer

Using the LabVIEW graphical programming platform, the multichannel analyzer's virtual instrument was designed, and it was used as interface for the handling, control and visualization of data. This instrument uses the VISA communication protocol, through a USB port that emulates a serial port, thus having communication with the development board. The front panel of the virtual instrument has a friendly interface as can be seen in Fig. 1.

## 2.4. MCA performance evaluation

To evaluate the MCA performance several tests were carried on: A pulse generator was used and the linearity was determined.

Gamma-ray pulse height spectra were obtained using a NaI(Tl) and an HPGe detectors and were compared with the spectra measured with Ortec and Canberra commercial MCA.

## 3. Results and discussion

## 3.1. Architecture for the FPGA

The then block of the main entity is shown in Fig. 2, the block named *top\_multicanal\_0* was described in the VHDL language and the remaining blocks were provided by the development environment.

Fig. 3 shows the architecture of the multichannel analyzer with the 10 entities that perform different processes ranging from the conversion of the pulses to digital values, to the storage of the necessary values in memory. These entities that make up the architecture were elaborated in the hardware description language VHDL, using the Vivado development platform, where they were correctly interconnected in order to be able to package them.

## 3.2. Characterization of the multichannel analyzer

#### 3.2.1. MCA linearity to function generator pulses

Pulses from 0 to 3.3 V, in steps of 0.1 V, produced by a function generator were input to the MCA, and the output signals in the channels were obtained.

In Fig. 4 the correlation between the input pulses voltage and the channel is shown, here is also included the linear fit whose correlation coefficient is 0.9999.



Fig. 1. Multichannel analyzer user interface.

Download English Version:

# https://daneshyari.com/en/article/11032038

Download Persian Version:

https://daneshyari.com/article/11032038

Daneshyari.com