ELSEVIER Contents lists available at ScienceDirect ## Microelectronics Reliability journal homepage: www.elsevier.com/locate/microrel ## Interfacial reaction and failure mode analysis of the solder joints for flip-chip LED on ENIG and Cu-OSP surface finishes Yang Liu a,b,d,\*, Fenglian Sun A, Hao Zhang A, Tong Xin A, Cadmus A. Yuan b,c,d, Guoqi Zhang c,e - <sup>a</sup> School of Material Science and Engineering, Harbin University of Science and Technology, Harbin 150040, PR China - <sup>b</sup> Beijing Research Centre, Delft University of Technology, Beijing 100083, PR China - <sup>c</sup> Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, PR China - <sup>d</sup> State Key Laboratory of Solid State Lighting, Changzhou 213161, PR China - <sup>e</sup> DIMES Center for SSL Technologies, Delft University of Technology, Delft 2628CT, Netherlands #### ARTICLE INFO #### Article history: Received 1 December 2014 Received in revised form 16 March 2015 Accepted 11 May 2015 Available online 23 May 2015 Keywords: Interfacial reaction Intermetallic compounds (IMC) Solder Flip-chip LED Failure mode #### ABSTRACT The interfacial reactions and failure modes of the solder joints for flip-chip light emitting diode (LED) on electroless nickel/immersion gold (ENIG) and Cu with organic solderability preservatives (Cu-OSP) surface finishes were investigated in this study. The experimental results demonstrate that the interfacial reactions in the Au/Sn-Ag-Cu(SAC)/ENIG and Au/SAC/Cu systems are different but the failure mechanisms of the two types of solder joints are similar during the shear test. For the Au/SAC/ENIG system, the Au layer on the surface finish of the diodes dissolved into the molten solder and transformed into a continuous (Au, Ni)Sn<sub>4</sub> IMC layer at the diode/solder interface during reflow and the interfacial IMC at the solder/ENIG interface is dendritic Ni<sub>3</sub>Sn<sub>4</sub> IMC grains which are surrounded by (Au, Ni)Sn<sub>4</sub>. For the Au/SAC/Cu system, however, no IMC layers can be observed at the diode/solder interface. The interfacial IMC at the solder/Cu interface is (Cu, Au)<sub>6</sub>Sn<sub>5</sub> and a Cu<sub>3</sub>Sn IMC layer at the (Cu, Au)<sub>6</sub>Sn<sub>5</sub>/Cu interface. Tiny (Au, Cu)Sn<sub>4</sub> IMC grains distribute in the solder layer and surround the (Cu, Au)<sub>6</sub>Sn<sub>5</sub> grains. For the two types of systems, the primary failure mode for the cathode is due to the broken of the Si-based insulation layer which led to a high residue stress and poor connection between the Si-based layer and the solder layer. Meanwhile, the failure of the solder joint for the anode is mainly because of the failure of the solder layer under the conductive via. The crack generally forms at this area and then propagated along the diode or the diode/solder interface. © 2015 Elsevier Ltd. All rights reserved. #### 1. Introduction Solid state lighting is considered as the dominated light source in the future, not only due to its high lumen efficiency, environmental friendly, and long life time over the traditional light source, but also benefited by its digital nature which enables its applications in smart lighting [1–3]. Currently, light emitting diode (LED) has been extensively used in various fields including indoor lamination, outdoor lighting, etc. [4–6]. The increasing requirements on the LED products promote the development of LED light source toward high power, high density, and low cost [7,8]. Therefore, flip-chip (FC) LED has been paid for more attention due to its higher heat dissipation, better light emission surface, E-mail address: lyang805@163.com (Y. Liu). higher reliability, and more efficiency bonding process than the traditional wire bond LED [9–11]. The typical bonding process recommended by the chip companies for the FC LED is Au/Sn eutectic bonding [12-14]. However, the high equipment cost and the low bonding efficiency of this process increase the manufacturing cost and thus suppress the batch production in industry. Additionally, misalignment may occur during the process and thus lead to an open or shot failure for the electronic circuit. In order to figure out this problem, soldering has been proposed as a candidate for the replacement of the Au/Sn eutectic bonding for FC LED packaging. For instance, the AuSn soldering process at 280-310 °C and the Sn-Ag-Cu (SAC) soldering at 250 °C [15–17]. Our previous study demonstrated that the defects such as large unbounded area, high residue stress, and reflectivity degradation of the substrates exist in the AuSn soldered FC LED packages. In contrast, such defects were not observed in the SAC soldered FC LED packages [18]. Although SAC soldering is considered as a promising method for FC LED packaging, further investigations are necessary for the improvement of this process. <sup>\*</sup> Corresponding author at: School of Material Science and Engineering, Harbin University of Science and Technology, Harbin 150040, PR China. Tel.: +86 (451) 8639 2519; fax: +86 (451) 8639 2555. Fig. 1. Morphology and structure of the FC LED chip and package (a) the optical morphology of the electrodes, (b) the cross-sectional morphology of the LED package, (c) magnified view of the anode and (d) magnified view of the cathode. Fig. 2. The microstructure and EDS analysis of the solder joint on ENIG after reflow (a) the SEM cross-sectional morphology of the diode/solder interface, (b) EDS of (Au, Ni)Sn<sub>4</sub>, (c) the SEM cross-sectional morphology of the solder/ENIG interface and (d) EDS of Ni<sub>3</sub>Sn<sub>4</sub>. The FC LED chips with Au diodes were soldered to electroless nickel/immersion gold (ENIG) and Cu with organic solderability preservatives (Cu-OSP) surface finish, respectively by SAC soldering in this study. Although many researches have been conducted to the interfacial diffusions between SAC solder and substrates with ENIG or Cu-OSP surface finishes [19–23], limited literatures have reported relevant studies for LED solder joints. Because the Au layer at the diodes of the LED chips may have significant effects on the interfacial reactions between the solder layer and the surface finish layer of the substrates, it is necessary to investigate the interfacial reactions at the Au/SAC/Cu and Au/SAC/ENIG interfaces. Additionally, as one of the most important factors for the ### Download English Version: # https://daneshyari.com/en/article/544727 Download Persian Version: https://daneshyari.com/article/544727 <u>Daneshyari.com</u>