## Accepted Manuscript

Capacitance Modeling of Gate Material Engineered Cylindrical/Surrounded Gate MOSFETs for Sensor Applications

Jay Hind Kumar Verma, Yogesh Pratap, Subhasis Haldar, R.S. Gupta, Mridula Gupta

PII: S0749-6036(15)30192-0

DOI: 10.1016/j.spmi.2015.09.015

Reference: YSPMI 3979

To appear in: Superlattices and Microstructures

Received Date: 12 May 2015

Revised Date: 12 September 2015

Accepted Date: 14 September 2015

Please cite this article as: J.H.K. Verma, Y. Pratap, S. Haldar, R.S. Gupta, M. Gupta, Capacitance Modeling of Gate Material Engineered Cylindrical/Surrounded Gate MOSFETs for Sensor Applications, *Superlattices and Microstructures* (2015), doi: 10.1016/j.spmi.2015.09.015.

This is a PDF file of an unedited manuscript that has been accepted for publication. As a service to our customers we are providing this early version of the manuscript. The manuscript will undergo copyediting, typesetting, and review of the resulting proof before it is published in its final form. Please note that during the production process errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal pertain.



## Capacitance Modeling of Gate Material Engineered Cylindrical/Surrounded Gate MOSFETs for Sensor Applications

Jay Hind Kumar Verma<sup>1, a</sup>, Yogesh Pratap<sup>1, b</sup>, Subhasis Haldar<sup>2, c</sup>, R.S. Gupta<sup>3, d</sup> and Mridula Gupta<sup>1\*, e</sup>

<sup>1</sup>Semiconductor Device Research Laboratory, Department of Electronic Science, University of Delhi, New Delhi- 110021, India

<sup>2</sup>Department of Physics, Motilal Nehru College, University of Delhi, New Delhi-110021, India <sup>3</sup>Department of Electronics and Communication Engineering, Maharaja Agrasen Institute of Technology, Delhi-110086, India

Email: <sup>a</sup>jkv.electronics@gmail.com.com, <sup>b</sup>yogi.pratap87@gmail.com, <sup>c</sup>subhasis\_haldar@rediffmail.com, <sup>d</sup>rsgupta1943@gmail.com, <sup>e</sup>mridula@south.du.ac.in \* Corresponding Author

## Abstract

This paper presents charge based analytical drain current and capacitance model of material engineered Cylindrical/Surrounded Gate (CGT/SGT) MOSFET with nanogap cavity region for sensor applications. Material engineered i.e. dual material gate provides improvement in Short Channel Effects (SCEs) and cylindrical shape nanogap cavity region is used for sensing of biomolecule strength. The material engineered CGT/SGT MOSFET sensor electrically detect the targeted biomolecules of different strength by change in drain current and gate capacitance. Analysis has been carried out by using unified charge control based model derived from Poisson's equation. It is shown that sensitivity of changing biomolecules strength is more in gate capacitance than the drain

Download English Version:

## https://daneshyari.com/en/article/7942144

Download Persian Version:

https://daneshyari.com/article/7942144

Daneshyari.com