Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10155702 | Superlattices and Microstructures | 2018 | 6 Pages |
Abstract
In this work, numerical simulation methods have been applied to a 4HSiC trench-gate MOSFET structure to investigate its susceptibility to single event burnout. With SILVACO ATLAS, the high-k shielded trench-gate MOSFET and high-k trench-gate MOSFET are investigated to prove that P+ shielding region under the trench bottom could provide a leaking path of hole current and improve the device's tolerance to single-event burnout. The simulation results show that the using of P+ shielding region makes the burnout threshold voltage change from 360Â V in high-k trench-gate MOSFET to 470Â V in high-k shielded trench-gate MOSFET, about 30.6% improvement in the performance of SEB.
Keywords
Related Topics
Physical Sciences and Engineering
Materials Science
Electronic, Optical and Magnetic Materials
Authors
Liu Yan-juan, Wang Ying, Yu Cheng-hao, Luo Xin, Cao Fei,