Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10413341 | Solid-State Electronics | 2005 | 11 Pages |
Abstract
To design large digital circuits in partially depleted SOI technology, worst and best case propagation delays of digital cells induced by floating body effects must be predicted. In this paper, we propose a time efficient and accurate method based on a smart transistor initialisation technique. This solution allows dividing by a factor 2nâ1 the number of simulations required to completely characterize an n-input gate. This method offers the opportunity to build CAD tools suitable for industrial PD-SOI standard cell libraries characterization.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Vincent Liot, Philippe Flatresse, Jean Michel Fournier, Marc Belleville,