Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10413376 | Solid-State Electronics | 2005 | 7 Pages |
Abstract
We fabricated firstly body-tied triple-gate NMOSFETs that have fin top width of 30Â nm, fin bottom width of 61Â nm, fin height of 99Â nm, and gate length of 116Â nm. Fabrication process steps of the devices are compatible with that of conventional bulk planar channel MOSFET technology and explained in detail in this paper. This MOSFET shows excellent transistor characteristics, such as very low subthreshold swing, Drain Induced Barrier Lowering (DIBL) of 24Â mV/V, almost no body bias effect, and orders of magnitude lower ISUB/ID than planar channel DRAM cell transistors. By optimizing process further, it is expected that cost effective body-tied triple-gate MOSFETs can be applied to real Integrated Circuits (ICs).
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Tai-su Park, Siyoung Choi, Deok-Hyung Lee, U-In Chung, Joo Tae Moon, Euijoon Yoon, Jong-Ho Lee,