Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
1531795 | Materials Science and Engineering: B | 2006 | 7 Pages |
Abstract
A selective SiGe epitaxial growth for strained CMOS Si technology was developed for 65Â nm logic technology generation that integrates with Ni silicidation. A 36% device performance improvement for PMOS devices was achieved using this technology. Key process parameters for this technology such as Si recess etch, epitaxial surface preparation, SiGe growth and Ni silicidation are discussed. Experimental results for these process parameters are also presented.
Keywords
Related Topics
Physical Sciences and Engineering
Materials Science
Electronic, Optical and Magnetic Materials
Authors
X.J. Ning, D. Gao, P. Bonfanti, H. Wu, J. Guo, J. Chen, C.C. Shen, I.C. Chen, G. Cherng,