Article ID Journal Published Year Pages File Type
1672006 Thin Solid Films 2009 4 Pages PDF
Abstract

The electrical characterization, in terms of drain current, of SLS ELA p-channel polysilicon TFTs is investigated. The study was based on the DLTS technique. It was found that drain current is governed by trapping/detrapping mechanisms associated to poly-Si/SiO2 interface states. This fact is in accordance with the results of stretched exponential analysis applied on switch-ON drain current transients. DC hot carrier measurements under worse ageing condition regime were also conducted. Threshold voltage and transconductance variation revealed that hole injection towards the gate oxide is the prevailing mechanism, while poly-Si/SiO2 interface degradation seems to be minor.

Keywords
Related Topics
Physical Sciences and Engineering Materials Science Nanotechnology
Authors
, , , , , ,