Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
1676299 | Thin Solid Films | 2007 | 5 Pages |
Abstract
We compared performances for transistors produced using both wet and dry etching for non-silicide processes in the CMOS technology. It was found that the dry process for non-silicide area induces the threshold voltage shifting of the pMOS transistor as well as increases the contact resistance on active region. Also, GIDL (gate-induced-drain-leakage) current has a poor junction leakage current compared with the wet etching process. Moreover, the dry etching process changes the doping profile of the P+ junction and the p-channel transistor region. The experiments showed the dry etching process generates the Si–SiO2 interface trap site due to plasma-induced damage.
Keywords
Related Topics
Physical Sciences and Engineering
Materials Science
Nanotechnology
Authors
Gwan-Ha Kim, Young-Rog Kang, Whan-Jun Kim, Sang-Yong Kim, Chang-Il Kim,