Article ID Journal Published Year Pages File Type
5003195 IFAC Proceedings Volumes 2006 5 Pages PDF
Abstract
Radar systems rely on a wide variety of digital signal processing algorithms. One of them is the Fast Fourier Transform FFT used to detect the targets' Doppler frequency for measuring their velocity. Field Programmable Gate Arrays FPGAs offer a high performance and flexibility for real time implementation. In this paper, an FPGA parallel implementation of 16-complex point radix-4 Decimation in Frequency FFT is proposed on FPGA-XC4000L family includes the target device 4005LPC84. The core architecture has been implemented using the schematic option and functionality simulated using Xilinx foundation 2.li. The results were compared with that obtainedusing MA TLAB subroutines.
Related Topics
Physical Sciences and Engineering Engineering Computational Mechanics
Authors
, ,