Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
5010391 | Solid-State Electronics | 2017 | 7 Pages |
Abstract
The dark count noise mechanisms of single-photon avalanche diodes (SPADs) fabricated in deep sub-micron (DSM) CMOS technologies are investigated in depth. An electric field dependence of tunneling model combined with carrier thermal generation is established for dark count rate (DCR) prediction. Applying the crucial parameters provided by Geiger mode TCAD simulation such as avalanche triggering probability and electric field distribution in the SPAD avalanche region, the individual contribution of each noise source to DCR is calculated for several SPADs in DSM CMOS technologies. The model calculation results reveal that the trap-assisted tunneling is the main DCR generation source for these DSM CMOS SPADs. With the increase of doping levels in the device avalanche region, the band-to-band tunneling will be the dominant factor that could lead to the higher DCR in scaled DSM CMOS technologies.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Yux Xu, Ping Xiang, Xiaopeng Xie,