Article ID Journal Published Year Pages File Type
5360330 Applied Surface Science 2008 4 Pages PDF
Abstract
This paper reviews the following electrical characterization techniques for measuring the microscopic bonding structures, impurities, and electrically active defects in advanced CMOS gate stacks: (1) inelastic electron tunneling spectroscopy (IETS), (2) lateral profiling of threshold voltages, interface-trap density, and oxide charge density distributions along the channel of a MOSFET, and (3) pulse agitated substrate hot electron injection (PASHEI) technique for measuring trapping effects in the gate dielectric at low and modest gate voltages.
Related Topics
Physical Sciences and Engineering Chemistry Physical and Theoretical Chemistry
Authors
,