Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
7150616 | Solid-State Electronics | 2018 | 9 Pages |
Abstract
Ultra-low voltage SRAMs are highly sought-after in energy-limited systems such as battery-powered and self-harvested SoCs. However, ultra-low voltage operation diminishes SRAM read bitline (RBL) sensing margin significantly. This paper tackles this issue by presenting a novel 9T cell with data-independent RBL leakage in combination with an RBL boosting technique for enhancing the sensing margin. The proposed technique automatically tracks process, temperature and voltage (PVT) variations for robust sensing margin enhancement. A test chip fabricated in 65â¯nm CMOS technology shows that the proposed scheme significantly enlarges the sensing margin compared to the conventional bitline sensing scheme. It also achieves the minimum operating voltage of 0.18â¯V and the minimum energy consumption of 0.92â¯J/access at 0.4â¯V.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Tony Tae-Hyoung Kim, Zhao Chuan Lee, Anh Tuan Do,