Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
7151035 | Solid-State Electronics | 2015 | 8 Pages |
Abstract
In this work a compact analytical model for short-channel double-gate junctionless transistor is presented, considering variable mobility and the main short-channel effects as threshold voltage roll-off, series resistance, drain saturation voltage, channel shortening and saturation velocity. The threshold voltage shift and subthreshold slope variation is determined through the minimum value of the potential in the channel. Only eight model parameters are used. The model is physically-based, considers the total charge in the Si layer and the operating conditions in both depletion and accumulation. Model is validated by 2D simulations in ATLAS for channel lengths from 25Â nm to 500Â nm and for doping concentrations of 5Â ÃÂ 1018 and 1Â ÃÂ 1019Â cmâ3, as well as for Si layer thickness of 10 and 15Â nm, in order to guarantee normally-off operation of the transistors. The model provides an accurate continuous description of the transistor behavior in all operating regions.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
F. Ávila-Herrera, A. Cerdeira, B.C. Paz, M. Estrada, B. Íñiguez, M.A. Pavanello,