Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
729909 | Materials Science in Semiconductor Processing | 2008 | 4 Pages |
Abstract
It is shown that the high density of threading dislocations (TDs) and, more specifically, the high density of point defects associated with it and present in our strained Ge epitaxial layers on a Si0.2Ge0.8 relaxed buffer layer degrades the mobility and the leakage current of pMOSFETs and p+n junctions fabricated therein. Annealing in the range 550-650 °C prior to gate stack deposition improves the device performance, although there is no marked change in the TD density. From this, it is concluded that the annealing may reduce the density of point defects grown in during the epitaxial deposition.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
E. Simoen, G. Brouwers, G. Eneman, M. Bargallo Gonzalez, B. De Jaeger, J. Mitard, D.P. Brunco, L. Souriau, N. Cody, S. Thomas, M. Meuris,