Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
746461 | Solid-State Electronics | 2015 | 6 Pages |
Abstract
The aim of this study is to analyse the excess low frequency noise from 100 K up to room temperature in p-channel triple-gate standard and strained FinFET transistors fabricated on silicon on insulator (SOI) substrates. The low frequency noise measurements as a function of temperature can be successfully used as a non-destructive device characterisation tool in order to evaluate the quality of the silicon film and to identify traps induced during the device processing. Several identified traps which can be related to boron and carbon, in particular for strained substrate devices, were observed.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
H. Achour, B. Cretu, E. Simoen, J.-M. Routoure, R. Carin, A. Benfdila, M. Aoulaiche, C. Claeys,