Article ID Journal Published Year Pages File Type
747171 Solid-State Electronics 2011 8 Pages PDF
Abstract

This paper describes the effect of geometry in charge-trap (CT) memory devices. We first theoretically analyze the impact of the curvature radius on the behavior of the gate current in Gate-All-Around devices, and then describe the change to make to planar model in order to fit the cylindrical devices characteristics. This model is used to simulate Nanocrystal and SONOS program, erase and retention behaviors. The dynamics enhancement during program/erase due to the bending of the active region in such cylindrical devices is explained. The scaling perspectives conclude this paper.

Research highlights► This paper describes the effect of geometry in charge-trap memory devices. ► Impact of the curvature radius on the gate current is theoretically analyzed. ► Nanocrystal and SONOS GAA program, erase and retention behaviors are explained. ► Cylindrical devices eliminate erase saturation while keeping sufficient retention.

Related Topics
Physical Sciences and Engineering Engineering Electrical and Electronic Engineering
Authors
, , , , , , ,