Article ID Journal Published Year Pages File Type
747979 Solid-State Electronics 2013 6 Pages PDF
Abstract

In this work, the possibility of integration of High-k/Metal Gate (HKMG), Replacement Metal Gate (RMG) gate stacks for low power DRAM compatible transistors is studied. First, it is shown that RMG gate stacks used for Logic applications need to be seriously reconsidered, because of the additional anneal(s) needed in a DRAM process. New solutions are therefore developed. A PMOS stack HfO2/TiN with TiN deposited in three times combined with Work Function metal oxidations is demonstrated, featuring a very good Work Function of 4.95 eV. On the other hand, the NMOS side is shown to be a thornier problem to solve: a new solution based on the use of oxidized Ta as a diffusion barrier is proposed, and a HfO2/TiN/TaOX/TiAl/TiN/TiN gate stack featuring an aggressive Work Function of 4.35 eV (allowing a Work Function separation of 600 mV between NMOS and PMOS) is demonstrated. This work paves the way toward the integration of gate-last options for DRAM periphery transistors.

► Assessment of Replacement Metal Gate (RMG) DRAM-compatible gate stacks. ► Low power/low leakage (gate leakage and IOFF) requirements met. ► DRAM-induced high thermal budget accounted for. ► Workfunctions of 4.35 eV (N-stack) and 4.95 eV (P-stack) demonstrated.

Related Topics
Physical Sciences and Engineering Engineering Electrical and Electronic Engineering
Authors
, , , , , , , , , , , , ,