Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
748309 | Solid-State Electronics | 2008 | 6 Pages |
Abstract
The DC stress induced device degradation of sequential lateral solidification (SLS) polysilicon thin film transistors (TFTs) was investigated by monitoring the threshold voltage, subthreshold slope and maximum of transconductance in the linear regime of operation. Devices with different channel widths and orientations relative to grain boundary directions were compared. It was observed that the degradation of device parameters during hot-carrier experiments was dependent on the channel width. In particular, it was found that there exist two degradation mechanisms and that one of them is width-dependent.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Giannis P. Kontogiannopoulos, Filippos V. Farmakis, Dimitrios N. Kouvatsos, George J. Papaioannou, Apostolos T. Voutsas,