Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
748620 | Solid-State Electronics | 2010 | 4 Pages |
Abstract
We developed ultra-low resistive tungsten dual polymetal (W/barrier metal/dual poly-Si) gate technology suitable for a high performance and high density dynamic random access memory (DRAM) device by using a Ti-based diffusion barrier and a unique tungsten chemical vapor deposition (CVD) process with a B2H6-based nucleation layer. The new low resistive CVD-W deposited on Ti/WN diffusion barrier of dual polymetal gate process not only reveals good oxide reliability comparable to the physical vapor deposition, PVD-W process, but also highly improved transistor performance with signal delay characteristics.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Yong Soo Kim, Min-Gyu Sung, Sung-Ki Park,