Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
748750 | Solid-State Electronics | 2009 | 4 Pages |
Abstract
Utilizing chemical–mechanical-polishing (CMP) technique to reduce oxide interface defects and roughness induced from SiGe virtual substrate in strained-Si nMOSFETs has been investigated. Due to the smoother SiO2/Si interface, an additional 3.5% driving current and 11% transconductance enhancements are found in strained-Si devices with a gate length = 0.5 μm on CMP-treated SiGe virtual substrate, compared to strained-Si devices without CMP process. Moreover, strained-Si devices with CMP process exhibit the lowest 1/f noise. Under larger gate voltage overdrive, the enhancements become more obvious indicating that the CMP process provides a smoother surface of the strained-Si/SiGe structure.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Hau Yu Lin, San Lein Wu, Shoou Jinn Chang, Cheng Wen Kuo, Yen Ping Wang, Shang Chao Hung,