Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
749344 | Solid-State Electronics | 2007 | 5 Pages |
Abstract
We report the simultaneous improvement of both on- and off-properties for n- and p-channel MOSFETs by means of carbon co-implantation at extension level, using conventional spike annealing. For the first time, spike-annealed NFETs with phosphorus-implanted source/drain extensions (SDE) are shown to outperform conventional As-implanted devices in the deca-nanometric range. Parameters such as on-current, drain-induced barrier lowering (DIBL), external resistance (REXT) vs. effective channel length (Leff) trade-off are examined. To obtain the full benefit of carbon co-implantation, we recommend adjusting pocket, highly doped drain (HDD) and spacer parameters.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
E. Augendre, B.J. Pawlak, S. Kubicek, T. Hoffmann, T. Chiarella, C. Kerner, S. Severi, A. Falepin, J. Ramos, A. De Keersgieter, P. Eyben, D. Vanhaeren, W. Vandervorst, M. Jurczak, P. Absil, S. Biesemans,