Article ID Journal Published Year Pages File Type
749424 Solid-State Electronics 2007 6 Pages PDF
Abstract

A novel cell structure is proposed for low cost, low capacity EEPROMs. The cell is composed of an NMOSFET and a MOS capacitor with a shared poly-silicon layer that functions as the floating gate of the cell. This nonvolatile cell can be fabricated by a standard CMOS process technology without any extra steps. Detailed analyses are carried out for the dependence of the performance on the capacitance ratios CC/CD between the NMOSFET CD and the MOS capacitor CC. The efficiencies of program/erase operations, the ability of data retention and the cyclic endurance are also discussed.

Keywords
Related Topics
Physical Sciences and Engineering Engineering Electrical and Electronic Engineering
Authors
, ,