Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
749542 | Solid-State Electronics | 2006 | 5 Pages |
Abstract
A new junction capacitance model for the four-terminal junction field-effect transistor (JFET) is presented. With a single expression, the model, which is valid for different temperatures and a wide range of bias conditions, describes correctly the JFET junction capacitance behavior and capacitance drop-off phenomenon. The model has been verified using experimental data measured at Texas Instruments.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Hao Ding, Juin J. Liou, Claude R. Cirba, Keith Green,