Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
865949 | Tsinghua Science & Technology | 2007 | 7 Pages |
Abstract
This paper presents an on-chip measurement circuit to measure multi-giga bit cycle-to-cycle jitter based on the vernier oscillator (VO), which is inherited from the famous vernier delay line. The calibration method is also given. The circuit adopts a differential digital controlled delay element, which makes the circuit flexible in adjusting the measurement resolution, and a highly sensitive phase capturer, which makes the circuit able to measure jitters in pico-second range. The parallel structure makes it possible to measure consecutive cycle-to-cycle jitters. The performance of the circuit was verified via simulation with SMIC 0.18 μm process. During simulation under the clock with the period of 750 ps, the error between the measured RMS jitter and the theoretical RMS jitter was just 2.79 ps. Monte Carlo analysis was also conducted. With more advanced technology, the circuit can work better. This new structure can be implemented in chips as a built-in self-test IP core for testing jitter of PLL or other clocks.
Related Topics
Physical Sciences and Engineering
Engineering
Engineering (General)
Authors
Zhang (å¼ éæº), Chung Len (æå´ä»), Tian (ç° è¶
), Yu (ä½ è²),