Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10343596 | Microprocessors and Microsystems | 2005 | 10 Pages |
Abstract
The number of Internet and wireless communications users has rapidly grown and that increases demand for security measures to protect user data transmitted over open channels. In December 2001, the National Institute of Standards and Technology (NIST) of the United States chose the Rijndael algorithm as the suitable Advanced Encryption Standard (AES) to replace the Data Encryption Standard (DES) algorithm. Since then, many hardware implementations have been proposed in literature. We present a hardware-efficient design increasing throughput for the AES algorithm using a high-speed parallel pipelined architecture. By using an efficient inter-round and intra-round pipeline design, our implementation achieves a high throughput of 29.77Â Gbps in encryption whereas the highest throughput reported in literature is 21.54Â Gbps.
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
S.-M. Yoo, D. Kotturi, D.W. Pan, J. Blizzard,