Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10343607 | Microprocessors and Microsystems | 2005 | 7 Pages |
Abstract
This paper presents a microprocessor-based FPGA system for lossy image compression. The system implements a widely known wavelet-based compression method, i.e. the Set Partitioning In Hierarchical Trees algorithm (SPIHT). The computationally intensive 2D wavelet-transform is performed by means of custom circuits, whereas an embedded microprocessor is used to execute a purpose-build SPIHT encoding process. The aim of this work is to demonstrate and verify the feasibility of a compact and programmable image compression sub-system that uses just one low-cost FPGA device. The entire system consumes just 1637 slices of an XC2V chip, it runs at 100Â MHz clock frequency and reaches a speed performance suitable for several real-time applications.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Pasquale Corsonello, Stefania Perri, Paolo Zicari, Giuseppe Cocorullo,