Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
11007964 | Materials Science in Semiconductor Processing | 2019 | 6 Pages |
Abstract
A novel SOI LDMOS with a stepped polysilicon compound buried layer (SP-CBL) is proposed in this paper. In the SP-CBL SOI LDMOS, a stepped polysilicon layer is introduced into the buried layer. Firstly, SP-CBL brings in two new electric field peaks and modulates the electric field of drift region and obviously promotes the breakdown voltage (BV). Secondly, SP-CBL reduces the thickness of the top buried oxide layer, and the doping concentration of the drift region is thus increased according to the RESURF condition. The specific on-resistance (Ron,sp) is reduced. In addition, the polysilicon conducts heat more efficiently than SiO2, relieving the self-heating effect to some extent. The effects of critical structure parameters on the device performances are investigated. Ultimately, compared with the partial compound buried layer structure (P-CBL SOI LDMOS), BV of SP-CBL SOI LDMOS is enhanced by 13.7% and Ron,sp is reduced by 15% at the same device dimension, and the maximum temperature is dropped by 7.2â¯K at the power of 1â¯mW/μm. Compared with the conventional SOI LDMOS (C-SOI LDMOS), BV is enhanced by 66.3%, Ron,sp is reduced by 52.4%, and temperature is depressed by 11.4 K.
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Jingwei Guo, Shengdong Hu, Ye Huang, Qi Yuan, Dong Yang, Ling Yang, Liang You, Jianyi Yu,