Article ID Journal Published Year Pages File Type
422074 Electronic Notes in Theoretical Computer Science 2009 11 Pages PDF
Abstract

This paper introduces a new variant implementation of Latency-Insensitive Design elements. It optimizes area footprint of so-called Shell-Wrappers being partially fused with their input Relay-Stations. The modified Relay-Station is called a Retry Relay-Station. We show correctness of this implementation and provide comparative results between a regular implementation and our new one on both FPGA and ASIC.

Related Topics
Physical Sciences and Engineering Computer Science Computational Theory and Mathematics