Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
422840 | Electronic Notes in Theoretical Computer Science | 2007 | 10 Pages |
Abstract
We describe techniques for diagnosing errors in formal equivalence checking of RTL and transistor level models of high performance microprocessors at Freescale Semiconductor Inc. We use Symbolic Trajectory based Evalaution (STE) for combinational equivalence checking. STE accurately captures transistor level behaviors. We use simulation based error diagnosis techniques and present a seamless integration of them in our current verification environments.
Related Topics
Physical Sciences and Engineering
Computer Science
Computational Theory and Mathematics