Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
461317 | Microprocessors and Microsystems | 2015 | 10 Pages |
Abstract
In this paper we analyze the architecture of a 13 bits 4.096 GHz multi-stage decimation filter for multi-standard radio receivers. It also explores the benefits of Carry-Save format numbers in this decimation filter. After trading off between area and power consumption, we propose to use shift-and-adder for high data rate decimation stages and hardware multiply-accumulator for low data rate stages. The proposed decimation filter chain exploits the advantage of all architectures and exhibit the best area-power trade-off. It is implemented using 45 nm CMOS technology. The proposed design reduces power by 13.7% without area overhead, compared with a conventional filter chain using only binary number.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Yanxiang Huang, Ajay Kapoor, Robert Rutten, José Pineda de Gyvez,