Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
462920 | Microprocessors and Microsystems | 2010 | 10 Pages |
Abstract
A novel hardware architecture for c-means clustering is presented in this paper. Our architecture is fully pipelined for both the partitioning and centroid computation operations so that multiple training vectors can be concurrently processed. A simple divider circuit based on lookup table, multiplication and shift operations is employed for reducing both the area cost and latency for centroid computation. The proposed architecture is used as a hardware accelerator for a softcore NIOS CPU implemented on an FPGA device for physical performance measurement. Numerical results reveal that our design is an effective solution with low area cost and high computation performance for c-means design.
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Wen-Jyi Hwang, Chih-Chieh Hsu, Hui-Ya Li, Sheng-Kai Weng, Tsung-Yi Yu,