Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4953974 | AEU - International Journal of Electronics and Communications | 2017 | 19 Pages |
Abstract
We present a low voltage low power architecture for an integrated current conveyor (CCII) topology, designed to decrease the stand-by power dissipation without affecting the CCII transient performance. In the proposed circuit, implemented in a standard AMS 0.35Â um CMOS technology, an extra current flows into the circuit only when an input voltage variation occurs (through the adaptive biasing technique), so improving the transient response speed without a substantial increase of the average power consumption. Simulation results confirm the expected theoretical considerations.
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
V. Stornelli, L. Pantoli, G. Ferri, L. Liberati, F. Centurelli, P. Monsurrò, A. Trifiletti,