Article ID Journal Published Year Pages File Type
4956675 Microprocessors and Microsystems 2017 25 Pages PDF
Abstract
This paper presents a systematic design of the integer-to-integer invertible quaternionic multiplier based on the block-lifting structure and pipelined embedded processor of the given multiplier using distributed arithmetic (DA) as a block of M-band linear phase paraunitary filter banks (LP PUFB) based on the quaternionic algebra (Q-PUFB) for the lossy-to-lossless image coding. A bank Q-PUFB based on the DA block-lifting structure reduces the number of rounding operations and has a regular layout. Since the block-lifting structures with rounding operations can implement the integer-to-integer transform (Int-Q-PUFB).
Related Topics
Physical Sciences and Engineering Computer Science Computer Networks and Communications
Authors
, , ,