Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4956695 | Microprocessors and Microsystems | 2017 | 14 Pages |
Abstract
In this paper we present a reliable and efficient SR-Latch based PUF design, with two times improvement in area over the state of the art, thus making it very attractive for low-area designs. This PUF is able to reliably generate a cryptographic key. The PUF response is generated by quantifying the number of oscillations during the metastability state for preselected latches. The derived design has been verified on 25 Xilinx Spartan-6 FPGAs (XC6SLX16) and 10 Xilinx Zynq SoC (XC7Z010) devices. The design exhibited â¼49% uniqueness figures when tested on both types of FPGAs. The reliability figures were >94% for temperature variation (0-85â¯Â°C) and ±5% of core voltage variation.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Bilal Habib, Jens-Peter Kaps, Kris Gaj,