Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4956872 | Microprocessors and Microsystems | 2016 | 64 Pages |
Abstract
Highly regular many-core architectures tend to be more and more popular as they are suitable for inherently highly parallelizable applications such as most of the image and video processing domain. In this article, we present a novel architecture for many-core microprocessor ASIC dedicated to embedded video and image processing applications. We propose a flexible many-core approach with two architectures one implemented in CMOS 65Â nm technology containing 16 open-source tiles and the other implemented in CMOS FD-SOI 28Â nm technology containing 64 open-source tiles. Each tile of these architectures can choose its communication links depending on the most relevant overall parallelism scheme for a targeted application. Both chips are fully functional in simulation. The layouts are presented with frequency, area and power consumption results. Various case studies are presented to illustrate the proposed flexible many-core architectures and enable to focus on architecture exploration, instantiated scheme of parallelization and timing performance.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Mohamed Amine Boussadi, Thierry Tixier, Alexis Landrault, Jean-Pierre Derutin,