Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6879463 | AEU - International Journal of Electronics and Communications | 2018 | 17 Pages |
Abstract
This study presents a monolithic received signal strength indicator (RSSI) and an ultra-low power SAR ADC for 5.8â¯GHz DSRC transceiver in China electronic toll collection systems. In order to meet the stringent requirement of wide input range for the transceiver, two RSSIs collaborate with auxiliary ADC circuits to provide the digitalized received signal strength to the digital baseband of a transceiver. The RSSI design achieves fast transient response and low power consumption with a small die area by using internal active low-pass filters instead of external passive ones. The proposed design has been fabricated using a 0.13â¯Âµm 2P6M CMOS technology. Measurement results show that the overall input dynamic range is 86â¯dB with an accuracy of â¯Â±1.72â¯dB and a transient response of less than 2â¯Âµs. Compared with the state-of-the-art designs in the literature, the overall input range and transient settling time are improved by at least 14.6%, and 300%, respectively.
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Meijuan Zhang, Ruifeng Liu, Yuanzhi Zhang, Wenshen Wang, Huimin Liu, Chao Lu,