Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
7150272 | Solid-State Electronics | 2018 | 32 Pages |
Abstract
This work details the analysis of wafer level global process variability in 28â¯nm FD-SOI using split C-V measurements. The proposed approach initially evaluates the native on wafer process variability using efficient extraction methods on split C-V measurements. The on-wafer threshold voltage (VT) variability is first studied and modeled using a simple analytical model. Then, a statistical model based on the Leti-UTSOI compact model is proposed to describe the total C-V variability in different bias conditions. This statistical model is finally used to study the contribution of each process parameter to the total C-V variability.
Keywords
Related Topics
Physical Sciences and Engineering
Engineering
Electrical and Electronic Engineering
Authors
Krishna Pradeep, Thierry Poiroux, Patrick Scheer, André Juge, Gilles Gouget, Gérard Ghibaudo,