Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
8179936 | Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment | 2013 | 5 Pages |
Abstract
The development of integration type pixel detectors presents interest for physics communities because it brings optimization of design, simplicity of production-which means smaller cost, and reduction of detector material budget. During the last decade a lot of research and development activities took place in the field of CMOS Silicon-On-Insulator (SOI) technology resulting in improvement in wafer size, wafer resistivity and MIM capacitance. Several ideas have been tested successfully and are gradually entering into the application phase. Some of the novel concepts exploring SOI technology are pursued at KEK; several prototypes of dual mode integration type pixel (DIPIX) have been recently produced and described. This report presents initial test results of some of the prototypes including tests obtained with the infrared laser beams and Americium (Am-241) source. The Equivalent Noise Charge (ENC) of 86 e â has been measured. The measured performance demonstrates that SOI technology is a feasible choice for future applications.
Related Topics
Physical Sciences and Engineering
Physics and Astronomy
Instrumentation
Authors
Mohammed Imran Ahmed, Yasuo Arai, Marek Idzik, Piotr Kapusta, Toshinobu Miyoshi, Michal Turala,