Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
10364850 | Microelectronics Journal | 2013 | 10 Pages |
Abstract
In this paper a 16-bit radix-4 pipelined divider implemented in a modified version of SPD3L family structure (SPCD3L: Split-Path Clock-Data driven Dynamic Logic) is presented. Through the modification, the clock signal is also used to pre-charge some critical parts of the circuit. Performance of the circuit is evaluated at different simulation corners. The results show that, compared with Domino structure, the proposed circuit has lower power consumption and higher speed. Latency of the divider is equal to 10 half clock cycles. The design is simulated using HSPICE in a 1.8-V TSMC_180Â nm CMOS process.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Shirin Pourashraf, Sayed Masoud Sayedi,