Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
11023873 | Microelectronics Journal | 2018 | 18 Pages |
Abstract
This paper presents a fully digital binary phase-shift-keying (BPSK) demodulator. The proposed system employs a proposed clipper circuit to clamp all peaks of the negative and positive of the received BPSK signal and to generate a synchronous reset signal. The time domain analysis of the voltage clipper shows that the proposed clipper can reduce the output low-to-high and high-to-low times, compared to conventional inverter. This causes two digital signals are generated at the extremum of the modulated BPSK with shrunk pulse widths and removes the need for voltage controlled oscillator (VCO) signal. The proposed BPSK demodulator is designed and post layout simulated in 0.18â¯Î¼m standard CMOS technology at 10â¯MHz carrier wave. Monte Carlo's simulation results of the voltage clipper show that the maximum voltage offset never exceed from the nominal value. The proposed demodulator consumes 14â¯Î¼W using a 1.8â¯V power supply and occupies 32â¯Ãâ¯35â¯Î¼m2 core area and 500â¯Ãâ¯500â¯Î¼m2 total chip area.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Mahdi Hosseinnejad, Abbas Erfanian, Mohammad Azim Karami,