Article ID Journal Published Year Pages File Type
408042 Neurocomputing 2011 9 Pages PDF
Abstract

The objective of this paper is to present an efficient hardware architecture for generalized Hebbian algorithm (GHA). In the architecture, the principal component computation and weight vector updating of the GHA are operated in parallel, so that the throughput of the circuit can be significantly enhanced. In addition, the weight vector updating process is separated into a number of stages for lowering area costs and increasing computational speed. To show the effectiveness of the circuit, a texture classification system based on the proposed architecture is designed. It is embedded in a system-on-programmable-chip (SOPC) platform for physical performance measurement. Experimental results show that the proposed architecture is an efficient design for attaining both high speed performance and low area costs.

► We present an efficient hardware architecture for generalized Hebbian algorithm. ► The speedup of the architecture over its software counterpart is 32.28. ► The architecture attains near 90% classification success rate for texture classification.

Related Topics
Physical Sciences and Engineering Computer Science Artificial Intelligence
Authors
, , ,