Article ID Journal Published Year Pages File Type
410449 Neurocomputing 2009 8 Pages PDF
Abstract

A generic programmable spike-timing based circuit which forms the building block of a reconfigurable neuromorphic array is implemented in analog VLSI. An array of programmable spike time event coded circuit blocks is configured to implement functional circuit blocks of a spike time based neuromorphic model. A reconfigurable neuromorphic array chip with 1010 event blocks is fabricated using Austria Microsystems 0.35μm CMOS technology to demonstrate the functionality of the circuits in silicon.

Related Topics
Physical Sciences and Engineering Computer Science Artificial Intelligence
Authors
, , ,