Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971140 | Microelectronics Journal | 2017 | 9 Pages |
Abstract
This paper presents a novel CAM circuit level implementation aiming at reducing the comparator power and the crowbar current. Consequently, the average current consumption during CAM operation is reduced. In addition, the proposed circuit topology eliminates the need to route the complementary data which saves routing resources. Simulation results using 22Â nm process technology shows that the elimination of the crowbar current during writing operation saves 40% of power for single bit-cell CAM, while sharing the compare circuitry among 8Â bit-cells CAM saves 14% of the power without any performance impact regarding chip area.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Khader Mohammad, Aziz Qaroush, Mahdi Washha, Baker Mohammad,