Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971265 | Microelectronics Journal | 2017 | 6 Pages |
Abstract
This paper presents a 10-bit, 10 MS/s pipelined ADC with a time-interleaved SAR. Owing to the shared multiplying-DAC between the flash ADC and the multi-channel-SAR ADC, the total capacitance of the SAR ADC is decreased by 93.75%. The proposed ADC architecture can therefore provide a higher resolution than the conventional time-interleaved flash-SAR ADC. The proposed 10-bit, 10 MS/s ADC achieves a 9.318-bit ENOB and a figure-of-merit of 357.11 fJ/conversion-step. The ADC that consumes 2.28 mW under a supply voltage of 1.2 V was fabricated in 0.13 µm CMOS and occupies an area of only 0.21 mm2.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
ByeongGi Jang, Abbas Syed Hayder, SungHan Do, SungHun Cho, DongSoo Lee, YoungGun Pu, Keum Cheol Hwang, Youngoo Yang, Kang-Yoon Lee,