Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971290 | Microelectronics Journal | 2017 | 9 Pages |
Abstract
A wide tuning range low phase noise phase-locked loop (PLL) frequency synthesizer based on Class-C voltage-controlled oscillator (VCO) for IEEE 802.11ah is presented. Feedback loop technique is adopted to provide dynamic gate bias to the core transistors of the Class-C VCO, guaranteeing robust start-up against process, voltage and temperature (PVT) variations. Automatic frequency control (AFC) algorithm with tail bias switching scheme is proposed to guarantee start-up condition and maintain optimum oscillation amplitude across the whole tuning range, avoiding the deterioration of figure-of-merit (FoM). Implemented in 65-nm CMOS, the presented frequency synthesizer prototype achieves a tuning range of 57%, from 1.25Â GHz to 2.25Â GHz. Drawing 5.5Â mA current from a 1.2-V power supply, the prototype demonstrates â127.8 dBc/Hz phase noise at 1-MHz offset and â94.6 dBc/Hz in-band phase noise from a carrier of 1.536Â GHz. With the proposed dynamic gate bias technique and AFC-assisted tail bias switching scheme, the wide tuning range Class-C VCO exhibits a peak FoM of 187.5 dBc/Hz, with only 2.5Â dB variation across the whole tuning range.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Jianfu Lin, Zheng Song, Meng Wei, Baoyong Chi,