Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971804 | Microelectronics Reliability | 2016 | 6 Pages |
Abstract
Run-time TID test in SRAM based FPGAs can improve reliability in space applications, but none feasible approach has been presented. This paper proposes a lightweight built-in test approach, in which the propagation delay of combinational logic in FPGA is measured with ring oscillator in runtime. The differences between propagation delays in different time slots are provided as the metric of TID degradation. The irradiation experiments on Xilinx Zynq chip prove the validity of the proposed method.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Ning Ma, Shaojun Wang, Datong Liu, Yu Peng,