Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
542700 | Microelectronics Journal | 2006 | 8 Pages |
Abstract
In this paper, we describe a hybrid tool for hardware formal verification that links the HOL (higher-order logic) theorem prover and the MDG (multiway decision graphs) model checker. Our tool supports abstract datatypes and uninterpreted function symbols available in MDG, allowing the verification of high-level specifications. The hybrid tool, HOL-MDG, is based on an embedding in HOL of the grammar of the hardware modeling language, MDG-HDL, as well as an embedding of the first-order temporal logic Lmdg used to express properties for the MDG model checker. Verification with the hybrid tool is faster and more tractable than using either tools separately. We hence obtain the advantages of both verification paradigms.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Rabeb Mizouni, Sofiène Tahar, Paul Curzon,