Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
545019 | Microelectronics Reliability | 2013 | 7 Pages |
Abstract
A new power-rail ESD clamp circuit designed with PMOS as main ESD clamp device has been proposed and verified in a 65 nm 1.2 V CMOS process. The new proposed design with adjustable holding voltage controlled by the ESD detection circuit has better immunity against mis-trigger or transient-induced latch-on event. The layout area and the standby leakage current of this new proposed design are much superior to that of traditional RC-based power-rail ESD clamp circuit with NMOS as main ESD clamp device.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Chih-Ting Yeh, Ming-Dou Ker,