Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
545167 | Microelectronics Reliability | 2010 | 7 Pages |
Abstract
In digital CMOS circuits, parametric yield improvement may be achieved by reducing the variability of performance and power consumption of individual cell instances. Such improvement of variation robustness can be attained by evaluating parameter variation impact at gate level. Statistical characterization of logic gates are usually obtained by computationally expensive electrical simulations. An efficient gate delay variability estimation method is proposed for variability-aware design. The proposed method has been applied to different topologies (transistor network arrangements) and CMOS gates, and it has been compared to Monte Carlo simulations for data validation, resulting in computation time savings.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Digeorgia da Silva, André I. Reis, Renato P. Ribas,